| /**************************************************************************** |
| * arch/arm/src/stm32l5/stm32l5_rcc.c |
| * |
| * Licensed to the Apache Software Foundation (ASF) under one or more |
| * contributor license agreements. See the NOTICE file distributed with |
| * this work for additional information regarding copyright ownership. The |
| * ASF licenses this file to you under the Apache License, Version 2.0 (the |
| * "License"); you may not use this file except in compliance with the |
| * License. You may obtain a copy of the License at |
| * |
| * http://www.apache.org/licenses/LICENSE-2.0 |
| * |
| * Unless required by applicable law or agreed to in writing, software |
| * distributed under the License is distributed on an "AS IS" BASIS, WITHOUT |
| * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the |
| * License for the specific language governing permissions and limitations |
| * under the License. |
| * |
| ****************************************************************************/ |
| |
| /**************************************************************************** |
| * Included Files |
| ****************************************************************************/ |
| |
| #include <nuttx/config.h> |
| |
| #include <stdint.h> |
| #include <stdio.h> |
| #include <assert.h> |
| #include <debug.h> |
| |
| #include <arch/board/board.h> |
| |
| #include "arm_internal.h" |
| #include "chip.h" |
| #include "stm32l5_rcc.h" |
| #include "stm32l5_flash.h" |
| #include "stm32l5.h" |
| #include "stm32l5_waste.h" |
| |
| /**************************************************************************** |
| * Pre-processor Definitions |
| ****************************************************************************/ |
| |
| /* Allow up to 100 milliseconds for the high speed clock to become ready. |
| * that is a very long delay, but if the clock does not become ready we are |
| * hosed anyway. |
| */ |
| |
| #define HSERDY_TIMEOUT (100 * CONFIG_BOARD_LOOPSPERMSEC) |
| |
| /**************************************************************************** |
| * Private Data |
| ****************************************************************************/ |
| |
| /**************************************************************************** |
| * Private Functions |
| ****************************************************************************/ |
| |
| /**************************************************************************** |
| * Public Functions |
| ****************************************************************************/ |
| |
| /**************************************************************************** |
| * Name |
| * |
| * Description |
| * The RTC needs to reset the Backup Domain to change RTCSEL and resetting |
| * the Backup Domain renders to disabling the LSE as consequence. In |
| * order to avoid resetting the Backup Domain when we already configured |
| * LSE we will reset the Backup Domain early (here). |
| * |
| * Input Parameters |
| * None |
| * |
| * Returned Value |
| * None |
| * |
| ****************************************************************************/ |
| |
| #if defined(CONFIG_STM32L5_PWR) && defined(CONFIG_STM32L5_RTC) |
| static inline void rcc_resetbkp(void) |
| { |
| bool init_stat; |
| |
| /* Check if the RTC is already configured */ |
| |
| init_stat = stm32l5_rtc_is_initialized(); |
| if (!init_stat) |
| { |
| uint32_t bkregs[STM32L5_RTC_BKCOUNT]; |
| int i; |
| |
| /* Backup backup-registers before RTC reset. */ |
| |
| for (i = 0; i < STM32L5_RTC_BKCOUNT; i++) |
| { |
| bkregs[i] = getreg32(STM32L5_RTC_BKR(i)); |
| } |
| |
| /* Enable write access to the backup domain (RTC registers, RTC |
| * backup data registers and backup SRAM). |
| */ |
| |
| stm32l5_pwr_enablebkp(true); |
| |
| /* We might be changing RTCSEL - to ensure such changes work, we must |
| * reset the backup domain (having backed up the RTC_MAGIC token) |
| */ |
| |
| modifyreg32(STM32L5_RCC_BDCR, 0, RCC_BDCR_BDRST); |
| modifyreg32(STM32L5_RCC_BDCR, RCC_BDCR_BDRST, 0); |
| |
| /* Restore backup-registers, except RTC related. */ |
| |
| for (i = 0; i < STM32L5_RTC_BKCOUNT; i++) |
| { |
| if (RTC_MAGIC_REG == STM32L5_RTC_BKR(i)) |
| { |
| continue; |
| } |
| |
| putreg32(bkregs[i], STM32L5_RTC_BKR(i)); |
| } |
| |
| stm32l5_pwr_enablebkp(false); |
| } |
| } |
| #else |
| # define rcc_resetbkp() |
| #endif |
| |
| /**************************************************************************** |
| * Public Functions |
| ****************************************************************************/ |
| |
| /**************************************************************************** |
| * Name |
| * |
| * Description |
| * Called to establish the clock settings based on the values in board.h. |
| * This function (by default) will reset most everything, enable the PLL, |
| * and enable peripheral clocking for all peripherals enabled in the NuttX |
| * configuration file. |
| * |
| * If CONFIG_ARCH_BOARD_STM32L5_CUSTOM_CLOCKCONFIG is defined, then |
| * clocking will be enabled by an externally provided, board-specific |
| * function called stm32l5_board_clockconfig(). |
| * |
| * Input Parameters |
| * None |
| * |
| * Returned Value |
| * None |
| * |
| ****************************************************************************/ |
| |
| void stm32l5_clockconfig(void) |
| { |
| #if 0 |
| /* Make sure that we are starting in the reset state */ |
| |
| rcc_reset(); |
| |
| /* Reset backup domain if appropriate */ |
| |
| rcc_resetbkp(); |
| #endif |
| #if defined(CONFIG_ARCH_BOARD_STM32L5_CUSTOM_CLOCKCONFIG) |
| |
| /* Invoke Board Custom Clock Configuration */ |
| |
| stm32l5_board_clockconfig(); |
| |
| #else |
| |
| /* Invoke standard, fixed clock configuration based on definitions in |
| * board.h |
| */ |
| |
| stm32l5_stdclockconfig(); |
| |
| #endif |
| |
| /* Enable peripheral clocking */ |
| |
| stm32l5_rcc_enableperipherals(); |
| } |
| |
| /**************************************************************************** |
| * Name |
| * |
| * Description |
| * Re-enable the clock and restore the clock settings based on settings in |
| * board.h. This function is only available to support low-power modes of |
| * operation |
| * re-enable/re-start the PLL |
| * |
| * This function performs a subset of the operations performed by |
| * stm32l5_clockconfig() |
| * reset the currently enabled peripheral clocks. |
| * |
| * If CONFIG_ARCH_BOARD_STM32L5_CUSTOM_CLOCKCONFIG is defined, then |
| * clocking will be enabled by an externally provided, board-specific |
| * function called stm32l5_board_clockconfig(). |
| * |
| * Input Parameters |
| * None |
| * |
| * Returned Value |
| * None |
| * |
| ****************************************************************************/ |
| |
| #ifdef CONFIG_PM |
| void stm32l5_clockenable(void) |
| { |
| #if defined(CONFIG_ARCH_BOARD_STM32L5_CUSTOM_CLOCKCONFIG) |
| |
| /* Invoke Board Custom Clock Configuration */ |
| |
| stm32l5_board_clockconfig(); |
| |
| #else |
| |
| /* Invoke standard, fixed clock configuration based on definitions in |
| * board.h |
| */ |
| |
| stm32l5_stdclockconfig(); |
| |
| #endif |
| } |
| #endif |